## **FACULTY OF ENGINEERING**

BE (CSE/IT) III - Semester (AICTE) (Main) (New) Examination, March / April 2022

Subject: Digital Electronics

Time: 3 Hours

Max. Marks: 70

Note: (i) First question is compulsory and answer any four questions from the remaining six questions. Each Questions carries 14 Marks.

(ii) Answer to each question must be written at one place only and in the same order as they occur in the question paper.

(iii) Missing data, if any, may be suitably assumed.

1. (a) State and prove DeMorgan's theorem.

(b) Represent the Boolean expression in k-map b'+ac'+a'cd."

(c) Draw a circuit of full adder using half adders.

(d) Write the comparision between CPLD and PRGA.

(e) Design 4X16 decoder using 2X4 decoders.

(f) Write the excitation table of RS and KR

(g) What is state assignment?

2 (a) Simplify the Boolean function a minimum no. of literals i) xy+x'z+yz ii) ABC+A'B+ABC

(b) Simplify the function using k-map  $F(V,W,X,Y,Z) = \sum_{i=0}^{\infty} (0,24,6,9,11,13,15,17,21,25,27,29,31)$ Realize the circuit using NAND gates.

(a) Design a BCD -to-Decimal code converter with circuit diagram.

(b) Define magnitude comparator. Draw the block diagram and truth table of a onebit magnitude comparator. Show the implementation using logic gates.

(a) With a neat diagram explain FPGA architecture.

Realize the given logic functions using PAL

X1X2X3'+X1'X2X3 F2=X1'X2'+X1X2X3

(a) Construct a 4-bit shift register with parallel load facility.

(b) Show that a SR FF can be converted to JK FF.

(a) Explain the steps required to design synchronous sequential circuits.

(b) Implement the function  $F(A,B,C,D) = \sum m(1,3,4,11,12,13,14,15)$  using i) 8:1 MUX and ii)16:1 MUX.

(a) Simplify using Quine Mc Cluskey tabular method  $F(A,B,C,D)=\sum_{m}(0,2,4,6,7,9)+\sum_{m}d(10,11)$ 

(b) Write the Verilog code for 3X8 decoders.